Folgen
Abhishek Kumar Jain
Abhishek Kumar Jain
Senior Member of Technical Staff (SMTS), Architecture Group at AMD-Xilinx
Bestätigte E-Mail-Adresse bei xilinx.com - Startseite
Titel
Zitiert von
Zitiert von
Jahr
Efficient Overlay architecture based on DSP blocks
AK Jain, SA Fahmy, DL Maskell
2015 IEEE 23rd Annual International Symposium on Field-Programmable Custom …, 2015
802015
Virtualized execution and management of hardware tasks on a hybrid ARM-FPGA platform
AK Jain, KD Pham, J Cui, SA Fahmy, DL Maskell
Journal of Signal Processing Systems 77, 61-76, 2014
602014
Microkernel hypervisor for a hybrid ARM-FPGA platform
K Dang Pham, AK Jain, J Cui, SA Fahmy, DL Maskell
Application-Specific Systems, Architectures and Processors (ASAP), 2013 IEEE …, 2013
502013
Are coarse-grained overlays ready for general purpose application acceleration on fpgas?
AK Jain, DL Maskell, SA Fahmy
2016 IEEE 14th Intl Conf on Dependable, Autonomic and Secure Computing, 14th …, 2016
482016
Throughput oriented FPGA overlays using DSP blocks
AK Jain, DL Maskell, SA Fahmy
2016 Design, Automation & Test in Europe Conference & Exhibition (DATE …, 2016
442016
DeCO: A DSP block based FPGA accelerator overlay with low overhead interconnect
AK Jain, X Li, P Singhai, DL Maskell, SA Fahmy
IEEE, 2016
412016
Adapting the DySER architecture with DSP blocks as an Overlay for the Xilinx Zynq
AK Jain, X Li, SA Fahmy, DL Maskell
ACM SIGARCH Computer Architecture News 43 (4), 28-33, 2016
332016
A Domain-Specific Architecture for Accelerating Sparse Matrix Vector Multiplication on FPGAs
AK Jain, H Omidian, H Fraisse, M Benipal, L Liu, D Gaitonde
2020 30th International Conference on Field-Programmable Logic and …, 2020
282020
Microscope on memory: MPSoC-enabled computer memory system assessments
AK Jain, S Lloyd, M Gokhale
Field-Programmable Custom Computing Machines (FCCM), 2018 IEEE Annual …, 2018
242018
Architecture centric coarse-grained FPGA overlays
AK Jain
192017
An Area-Efficient FPGA Overlay using DSP Block based Time-multiplexed Functional Units
X Li, A Jain, D Maskell, SA Fahmy
arXiv preprint arXiv:1606.06460, 2016
182016
A time-multiplexed FPGA overlay with linear interconnect
X Li, AK Jain, DL Maskell, SA Fahmy
2018 Design, Automation & Test in Europe Conference & Exhibition (DATE …, 2018
142018
Coarse Grained FPGA Overlay for Rapid Just-In-Time Accelerator Compilation
AK Jain, DL Maskell, SA Fahmy
IEEE Transactions on Parallel and Distributed Systems 33 (6), 1478-1490, 2021
102021
Performance Assessment of Emerging Memories Through FPGA Emulation
AK Jain, S Lloyd, M Gokhale
IEEE Micro 39 (1), 8-16, 2018
92018
Modular and Lean Architecture with Elasticity for Sparse Matrix Vector Multiplication on FPGAs
AK Jain, C Ravishankar, H Omidian, S Kumar, M Kulkarni, A Tripathi, ...
2023 IEEE 31st Annual International Symposium on Field-Programmable Custom …, 2023
82023
Resource-Aware Just-in-Time OpenCL Compiler for Coarse-Grained FPGA Overlays
AK Jain, DL Maskell, SA Fahmy
arXiv preprint arXiv:1705.02730, 2017
82017
Sparse Deep Neural Network Acceleration on HBM-Enabled FPGA Platform
AK Jain, S Kumar, A Tripathi, D Gaitonde
2021 IEEE High Performance Extreme Computing Conference (HPEC), 1-7, 2021
72021
The Evolution of Domain-Specific Computing for Deep Learning
S Neuendorffer, AK Khodamoradi, K Denolf, AK Jain, S Bayliss
IEEE Circuits and Systems Magazine 21 (2), 75-96, 2021
72021
High Throughput Accelerator Interface Framework for a Linear Time-Multiplexed FPGA Overlay
X Li, K Vipin, DL Maskell, SA Fahmy, AK Jain
2020 IEEE International Symposium on Circuits and Systems (ISCAS), 1-5, 2020
52020
Random reads using multi-port memory and on-chip memory blocks
AK Jain, H Fraisse, DD Gaitonde
US Patent 12,079,484, 2024
2024
Das System kann den Vorgang jetzt nicht ausführen. Versuchen Sie es später erneut.
Artikel 1–20